# TECHNICAL UNIVERSITY OF KOŠICE FACULTY OF ELECTRICAL ENGINEERING AND INFORMATICS # DEPARTMENT OF ELECTRONICS AND MULTIMEDIA COMMUNICATIONS # **BASIC OF ELECTRONICS** # Lecture 5 2008/09 doc. Ing. Pavol Galajda, CSc. Ing. Mária Gamcová, Ph.D. **Applied Informatics** ## **Contents** #### Lecture 5: Analysis of Two- Port Networks Short- Circuit Input Resistance **CE Parameters** Nonlinearities of BJTs ### **References and Sources** - [1] Attia, J. O.: *Electronics and Circuit Analysis using MATLAB*. CRC Press, Boca Raton London New York Washington, D.C., 1999. - [2] Fonstad, C. G: Microelectronic Devices and Circuits. McGraw-Hill Inc., New York, 1994. - [3] Galajda, P.– Lukáč, R.: *Elektronické prvky*. Merkury-Smékal, Košice, 2001. - [4] Galajda, P.– Lukáč, R.: *Elektronické obvody*. Merkury-Smékal, Košice, 2002. - [5] Rizzoni, G.: *Principles and Applications of Electrical Engineering*, 5th Edition. Ohio State University. McGraw-Hill Higher Education, 2007. - [6] Sandige, R.S.: *The Electrical Engineering Handbook*. Ed. Richard C. Dorf. Boca Raton: CRC Press LLC, 2000. - [7] Savant, C. J.– Roden, M. R. Carpenter, G. R.: *Electronic Circuit Design An Engineering Approach*. The Benjamin/Cummings Publishing Company Inc., Menlo Park, California, 1987. - [8] Sedra, A. S.- Smith K. C.: *Microelectronic Circuits*. Oxford University Press, Inc., Oxford. New York, 1998. 3 # DESIGN OF BIPOLAR JUNCTION TRANSISTOR AMPLIFIERS #### 3.0 Introduction In Chapter 2 we discuss the biasing, or dc operation, of BJT circuits. The transistor is biased to obtain the required peak-to-peak output voltage swing. In the current chapter we concentrate upon *small-signal analysis* through the use of equivalent circuit techniques. We describe the use of the equivalent circuit method using *hybrid parameters*. The transistor parameters required to accomplish this analysis can be obtained from manufacturer's data sheets. The data are provided by the manufacturers in a format as shown in the examples of Appendix D. The design method presented here reduces the dependence of the circuit upon the variations in the transistor parameters. The chapter begins with an introduction to hybrid parameters that are used to develop a transistor mathematical model. We derive the equations for input resistance, voltage gain, current gain, and output resistance for the various amplifier configurations (i.e., CE, CC, and CB). In each case, both a precise and an approximate relationship are developed. Design examples are presented for each case. Multistage amplifier analysis is also discussed and example problems are given. #### 3.1 Analysis of Two-Port Networks #### 3.1.1 Gain Impedance Formula We derive an important relationship between the ac quantities of voltage gain, $A_{\nu}$ , and current gain, $A_{i}$ . Figure 3.1 shows a block diagram of a four-terminal (two-port) network with input resistance $R_{\rm in}$ and load resistance, $R_{L}$ , which are assumed to be resistors. In general, they can be complex impedances. The relationships between the input variables, $v_i$ and $i_{in}$ , and the output variables, $v_o$ and $i_o$ , are derived directly from Ohm's law. That is, $$v_{\rm o} = i_{\rm o} R_L$$ $$v_i = i_{\rm in}R_{\rm in}$$ Forming the ratio of these two equations yields $$\frac{v_o}{v_i} = \frac{i_o}{i_{\rm in}} \frac{R_L}{R_{\rm in}}$$ Voltage gain is defined as $$A_{\nu} = \frac{v_o}{v_i}$$ and current gain is defined as $$A_i = \frac{i_o}{i_{\rm in}}$$ Combining the various equations, we find $$A_{\nu} = \frac{A_i R_L}{R_{\rm in}} \tag{3.1}$$ Equation (3.1) is called the *gain impedance formula* and is used throughout this text. Figure 3.1 Two-port network. #### 3.1.2 Hybrid Parameters There are a number of ways to characterize four-terminal networks. In a four-terminal system, there are four circuit variables: the input voltage and current and the output voltage and current. These four variables can be related by various equations, depending upon which variables are considered to be independent and which are dependent. The hybrid parameter (h-parameter) equation pair (and its equivalent circuit) is often used for BJT circuit analysis. The equation pair is specified as follows: $$v_1 = h_{11}i_1 + h_{12}v_2 \tag{3.2}$$ $$i_2 = h_{21}i_1 + h_{22}\nu_2 \tag{3.3}$$ The first digit of the subscript on h denotes the dependent variable and the second digit denotes the independent variable associated with the particular h-parameter. Hence, for example, $h_{12}$ relates $v_2$ to $v_1$ . The values of h are assumed to be constants. When *h*-parameters are used to describe a transistor network, the equation pair is written as follows: $$\nu_1 = h_i i_1 + h_r \nu_2 \tag{3.4}$$ $$i_2 = h_f i_1 + h_o \nu_2 \tag{3.5}$$ where the *h*-parameters are defined as follows: $h_i = h_{11} = \text{input resistance of transistor}$ $h_r = h_{12}$ = reciprocal voltage gain of transistor $h_f = h_{21}$ = forward current gain of transistor $h_o = h_{22}$ = output conductance of transistor When h-parameters are applied to transistor networks, the parameters take on a practical significance as related to the transistor performance. The circuit developed using the h-parameters is shown in Figure 3.2. A simple application of Kirchhoff's laws to the circuit of Figure 3.2 shows that it satisfies equation (3.4) and equation (3.5). Figure 3.2 Equivalent circuit for *h*-parameters. When the input and output parameters are individually set equal to zero, each hybrid parameter either represents a resistance, a conductance, a ratio of two voltages, or a ratio of two currents. The following equations are derived from equations (3.4) and (3.5). Following each equation are the units associated with the parameter and the name given to it. $$R_{\rm in} = h_i = \frac{v_1}{i_1}\Big|_{v_2=0}$$ ohms: short-circuit input resistance with $v_2$ shorted $h_f = \frac{i_2}{i_1}\Big|_{v_2=0}$ dimensionless: forward current gain with $v_2$ shorted $h_r = \frac{v_1}{v_2}\Big|_{i_1=0}$ dimensionless: reverse voltage gain with $i_1$ open circuited $Y_{\rm out} = h_o = \frac{i_2}{v_2}\Big|_{i_1=0}$ siemens (formerly mhos): output conductance with $i_1$ open-circuited Although these parameters are ideally constant, the numerical values depend upon the transistor configuration. Thus, for example, if terminal 1 in Figure 3.2 is the base, 2 is the emitter and 3 is the collector, the circuit represents a CE configuration. Similarly, the transistor can be modeled as a CB configuration if terminals 1, 2, and 3 are the emitter, base, and collector, respectively. It is helpful to have a way to distinguish among the three wiring configurations, i.e., CE, CC, and CB. A second subscript is added to each hybrid parameter to provide this bookeeping distinction. Thus, for example, a CE circuit normally has $h_i$ in the base circuit, and it is renamed $h_{ie}$ . Similarly for the CB, $h_i$ is renamed $h_{ib}$ , and for the CC, it is named $h_{ic}$ . The three values of this short-circuit input impedance are related to each other as $$h_{ie} = (1 + \beta)h_{ib} \approx \beta h_{ib} = h_{ic} \tag{3.6}$$ Figure 3.3 shows a CE amplifier with two different equivalent circuits. Although the h-parameter model defines the second subscript as associated with the type of amplifier configuration, $h_{ib}$ and $h_{ie}$ are values of resistance that are based upon the operating point of the amplifier and the location of these resistances within the equivalent circuit. In this case, the subscripts have nothing to do with the amplifier configuration. The same concept is also applied to $h_{fe}$ , which refers to $\beta$ regardless of how the transistor is placed within the amplifier configuration. In each equivalent circuit, we have made the (usually reasonable) simplification that $h_r = h_o = 0$ . Figure 3.3(b) uses the CE model, where the transistor has been replaced by the circuit of Figure 3.2 with terminal 1 as the base, 2 as the emitter, and 3 as the collector. In Figure 3.3(c), the transistor is replaced Figure 3.3 CE and equivalent circuits. by the CB model. That is, using Figure 3.2, terminal 1 is the emitter, 2 is the base, and 3 is the collector. For small-signal current, we see that $h_{fe}$ is the ratio of the change in output current $(\Delta i_C)$ to the change in input current $(\Delta i_B)$ . Recall that this relationship is also the defining expression for $\beta$ . As a result, $$h_{fe} = \beta = \frac{\Delta i_C}{\Delta i_B} \bigg|_{\nu_{CE} = \text{constant}}$$ The actual value of $\beta$ is a function of the operating point $(I_{CQ})$ of the transistor. In the flat portion of the $i_C$ versus $v_{CE}$ curve with $i_B$ constant, there is little change in $\beta$ . As the transistor approaches saturation, $\beta$ starts dropping. As the transistor approaches cutoff, $\beta$ also approaches zero. Manufacturer's specifications often present a graph of $h_{fe}$ as a function of $i_C$ . The output conductance, $h_o$ , of the transistor is usually small. Therefore, the output resistance, $r_o$ , is usually large. As an example, let us examine the manufacturer's specification sheet for the 2N3903 (see Appendix D). It can be seen that the output conductance varies from 4 $\mu$ S to 65 $\mu$ S as $i_C$ varies from 0.1 mA to 10 mA. This means that the output resistance varies from 15 k $\Omega$ to 250 k $\Omega$ . As an example of a typical value, when $I_{CQ}$ is equal to 1 mA, the transistor output resistance is approximately 115 k $\Omega$ . With a typical load of 4 k $\Omega$ , the parallel combination is approximately 4 k $\Omega$ (since 115 k $\Omega$ is much larger than 4 k $\Omega$ ) and $r_o$ can be assumed to be infinite. The reverse voltage gain of the network, $h_r$ , is also small and is ignored in the transistor equivalent circuit used in this text. Another two-port model that is used in the study of transistor circuits is Figure 3.4 Hybrid-π model equivalent circuit. the hybrid- $\pi$ model, which is important when the transistor is used at high frequency. It includes the effects of parameters that become significant at high frequency (this is discussed in Chapter 10). A low-frequency small-signal hybrid- $\pi$ transistor model is shown in Figure 3.4. The model for low frequency is similar to that of the h-parameter model for the CE. The major difference is that the current-controlled current source of Figure 3.2 has been replaced by a voltage-controlled current source. In fact, a comparison of the parameters is easily accomplished as follows: $$g_{m} = \frac{1}{h_{ib}}$$ $$r_{\pi} = h_{ie}$$ $$r_{CE} = \frac{1}{h_{o}}$$ #### 3.2 Short-Circuit Input Resistance We explore the parameter values before discussing the actual use of equivalent circuits for design and analysis. We first develop equations for $h_{ie}$ and $h_{ib}$ , which display the dependence of these parameters upon the location of the operating point. We begin with the equation for the operating characteristics of the baseemitter junction, which acts as a diode, as presented in Chapter 1. $$i_B = I_o \left[ \exp \left( \frac{v_{BE}}{V_T} \right) - 1 \right]$$ This equation is now differentiated with respect to $v_{BE}$ to obtain $$\frac{di_B}{dv_{BE}} = \frac{I_o}{V_T} \exp\left(\frac{v_{BE}}{V_T}\right)$$ In the forward-bias region, $i_B$ is approximately given by $$i_B = I_o \exp\left(\frac{v_{BE}}{V_T}\right)$$ Then $$\frac{di_B}{dv_{BE}} = \frac{i_B}{V_T}$$ But from the definition of $h_{ie}$ , we obtain (see Figure 3.2) $$|\boldsymbol{h}_{ie}| = \frac{\Delta v_1}{\Delta i_1} \bigg|_{v_2 = 0} = \frac{dv_{BE}}{di_B} = \frac{V_T}{I_{BQ}}$$ Now recall that $$h_{ib} = \frac{h_{ie}}{\beta}$$ Finally, $$h_{ib} = \frac{V_T}{|\beta I_{BQ}|} = \frac{V_T}{|I_{CQ}|} \tag{3.7}$$ Equation (3.7) is known as the *Shockley equation*. Using the approximation $V_T = 26$ mV, which applies to the BJT, equation (3.7) becomes $$h_{ib} = \frac{0.026 \text{ V}}{|I_{CO}|} \tag{3.8}$$ Equation (3.8) is useful in estimating the value of $h_{ib}$ to be used in the equivalent circuit of Figure 3.3(c) (or $g_m$ in the equivalent circuit of Figure 3.4). #### 3.3 CE Parameters The equations that define ac amplifier parameters are summarized in Table 3.1 and are derived in the following sections. Note that the table gives two defining equations for each parameter. These are designated as the *long form* and the *short form*. The short-form equation is a simplified version of the long-form equation and is derived by making assumptions about the relative sizes of some of the parameters. We point out the required assumptions as each equation is derived and the assumptions are in the table. This double set of equations is used as the basis for our problem-solving technique. In general, we use the short-form equation because the parameters are not known more accurately. Then we verify that the assumptions necessary to make this short form valid do, in fact, hold. If short-form conditions apply, the component values are within the manufacturing tolerances. If short-form conditions do not apply, the calculations must be repeated using the long form equations. Table 3.2 summarizes the equivalent circuits used in the derivations. #### **3.3.1** Input Resistance, R<sub>in</sub> The hybrid parameter circuit is used to derive the input resistance equation for each type of amplifier configuration. Figure 3.5 modifies the CE amplifier of Figure 3.3 by adding a capacitor-coupled load resistance. The basic circuit is shown in Figure 3.5(a), and two forms of equivalent circuit are shown in Figure 3.5(b) and (c). Note that we have omitted the reverse voltage gain, $h_r$ , and the output admittance, $h_o$ , from the model. The equivalent circuit of Figure 3.5(b) is used to derive the input resistance, $R_{\rm in}$ . Usually $\beta$ is large enough that we can approximate $1 + \beta$ as $\beta$ . The current in $R_E$ is therefore approximately equal to $\beta i_b$ . If the circuit is now split as in Figure 3.5(c), the current through the resistor in series with $h_{ie}$ in the input loop is $i_b$ . Thus, to keep the voltage at the same value existing in the original circuit, we must change the resistor value to $\beta R_E$ . The input resistance is then found by writing KVL and KCL equations for the input loop. $$R_{\rm in} = \frac{v_i}{i_{\rm in}} = R_B \parallel (h_{ie} + \beta R_E) = \frac{R_B (h_{ie} + \beta R_E)}{R_B + h_{ie} + \beta R_E}$$ (3.9) We substitute $h_{ie} = \beta h_{ib}$ to obtain $$R_{\rm in} = \frac{R_B(h_{ib} + R_E)}{R_B/\beta + h_{ib} + R_E}$$ (3.10) If $R_B$ is negligible compared to $\beta R_E$ , equation (3.10) can be further simplified to the form given in equation (3.11). $$R_{\rm in} \approx \frac{R_B(h_{ib} + R_E)}{h_{ib} + R_E} = R_B$$ (3.11) | Table 3.1 Form | Formula for Different Amplifier Configurations | onfigurations | | | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | | | Voltage Gain (A <sub>v</sub> ) | Current Gain (A <sub>i</sub> ) | Input Resistance (Rin) | | Common | V <sub>CC</sub> | Long forms: $\frac{-(R_L R_C)}{b_{ib} + R_E}$ | $\frac{-R_B}{\beta} + h_{ib} + R_E \qquad \frac{R_C}{R_L + R_C}$ | $\frac{R_B (b_{ib} + R_E)}{R_B + b_{ib} + R_E}$ | | | $v_i$ $R_{in}$ $R_{in}$ $R_{in}$ $R_{in}$ $R_{in}$ | Short forms, if $h_{ib} << R_E$ and $R_B << \beta R_E$ : $\frac{-R_L \ R_C}{R_E}$ | $< R_E: R_C R_E R_C+R_L$ | $R_B$ | | Common<br>collector<br>(Emitter<br>follower) | R <sub>2</sub> | Long forms: $\frac{R_E R_L}{b_{ib} + (R_E R_L)}$ | $\frac{R_B}{\beta} + b_{ib} + (R_E R_L) \frac{R_E}{R_E + R_L}$ | $\frac{R_B [b_{ib} + (R_E R_L)]}{R_B + b_{ib} + (R_E R_L)}$ | | | $\begin{array}{c c} + & R_{\text{in}} \\ \hline & v_i \\ \hline & & &$ | Short forms, if $b_{ib} << R_E \ R_L$ and $R_B << (R_E \ R_L) \beta$ | ad $R_B << (R_E \parallel R_L) eta = rac{R_B}{R_L}$ | $R_B$ | | Common | $R_{2} $ $R_{CC} $ $R_{C} $ $R_{C} $ | Long forms: $\frac{R_C R_L }{h_{ib} + \frac{R_B}{B}}$ | $\frac{+R_{\rm C}}{R_{\rm C}+R_{\rm L}} \frac{R_{\rm E}}{R_{\rm E}+b_{tb}+\frac{R_{\rm B}}{\beta}}$ | $ R_E (b_{ib}+\frac{R_B}{\beta})$ | | | $R_1 \underset{\circ}{\underbrace{\qquad \qquad \qquad \qquad \qquad \qquad }}_{R_1} R_L$ | $v_{\rm o}$ Short forms, if $b_{ib} << R_{\rm E}$ and $R_{\rm B} << \beta R_{\rm E}$ : $\begin{vmatrix} - & R_{\rm C} R_{\rm L} \\ b_{ib} + \frac{R_{\rm B}}{\beta} & R_{\rm C} + R_{\rm B} \end{vmatrix}$ | $R_{B} << \beta R_{E};$ $R_{C}$ $R_{C} + R_{L}$ | $b_{ib} + \frac{R_B}{\beta}$ | Figure 3.5 CE configuration. Equation (3.10) is the long-form equation and it requires only one approximation, that is, $\beta >> 1$ . Equation (3.11) is the short-form equation because it requires the additional approximation that $R_B << \beta R_E$ , often expressed as $R_B \leq 0.1 \ \beta R_E$ . #### 3.3.2 Voltage Gain, Av The voltage gain is found from the definition $$A_{\nu} = \frac{v_{o}}{v_{i}} = \frac{i_{L}R_{L}}{v_{i}}$$ The current-division relationship applied at the output of Figure 3.5(b) yields $$i_L = \frac{-R_C \beta i_b}{R_L + R_C}$$ The negative sign results from the opposite direction of $\beta i_b$ with respect to $i_L$ . Then $$A_{\nu} = -\frac{\beta R_L i_b}{\nu_i} \frac{R_C}{R_L + R_C}$$ We wish to obtain an expression for $A_{\nu}$ that does not contain other variables. That is, we need to eliminate $i_b$ and $v_{in}$ from the above equation. Applying current division at the input yields the following expression for $i_b$ : $$i_b = \frac{R_B i_{\rm in}}{R_B + h_{ie} + \beta R_E}$$ We then substitute this into the equation for $A_{\nu}$ to obtain $$A_{\nu} = \frac{-\beta R_L}{\nu_i} \quad \frac{R_C}{R_L + R_C} \quad \frac{R_B i_{\text{in}}}{R_B + h_{ie} + \beta R_E}$$ Since $v_i = i_{in}R_{in}$ , we have $$A_{\nu} = \frac{-\beta R_L}{i_{\rm in}R_{\rm in}} \frac{R_C}{R_L + R_C} \frac{R_B i_{\rm in}}{R_B + h_{ie} + \beta R_E}$$ The $i_{\rm in}$ cancels from numerator and denominator. Since the parameter $R_{\rm in}$ is solved for in terms of transistor parameters and circuit elements, we can simplify this further. Substituting $R_{\rm in}$ from equation (3.9), we obtain $$A_{\nu} = \frac{-\beta R_{L} R_{C}}{R_{L} + R_{C}} \frac{R_{B}}{R_{B} + h_{ie} + \beta R_{E}} \frac{R_{B} + h_{ie} + \beta R_{E}}{R_{B}(h_{ie} + \beta R_{E})}$$ When like terms are canceled from the numerator and denominator and we recognize $h_{ie} = \beta h_{ib}$ , this expression simplifies to the long form given in equation (3.12): $$A_{\nu} = \frac{-\beta(R_L \parallel R_C)}{h_{ie} + \beta R_E} = \frac{-R_L \parallel R_C}{h_{ib} + R_E}$$ (3.12) If $h_{ib} \ll R_E$ , the equation further reduces to the short form given by equation (3.13): $$A_{\nu} = \frac{-(R_L \parallel R_C)}{R_E} \tag{3.13}$$ If $R_E$ is bypassed with a large capacitor so that the ac impedance is small, $h_{ib}$ is no longer much less than $R_E$ and the long form of equation (3.12) must be used. This becomes $$A_{\nu} = \frac{-(R_L \parallel R_C)}{h_{ih}}$$ We can combine this with the $h_{ib}$ approximation of equation (3.8) to obtain $$A_{\nu} = \frac{-(R_L \parallel R_C)I_{CQ}}{0.026}$$ which shows that with $R_E$ bypassed, the voltage gain of the amplifier is dependent upon the value of $I_{CQ}$ . #### 3.3.3 Current Gain, Ai The current gain is found from the gain impedance formula, equation (3.1). $$A_i = \frac{R_{\rm in}A_{\nu}}{R_L}$$ Substituting for $A_{\nu}$ and $R_{\rm in}$ from equations (3.9) and (3.12), we obtain the long-form current gain of equation (3.14): $$A_{i} = -\frac{R_{B}(h_{ie} + \beta R_{E})}{(R_{B} + h_{ie} + \beta R_{E})R_{L}} \frac{\beta(R_{L} \parallel R_{C})}{h_{ie} + \beta R_{E}}$$ $$= -\frac{R_{B}R_{C}}{(R_{B}/\beta + h_{ib} + R_{E})(R_{C} + R_{L})}$$ (3.14) If $R_B \ll \beta R_E$ and $h_{ib} \ll R_E$ , the current gain simplifies to the short-form expression of equation (3.15): $$A_i = -\frac{R_B R_C}{R_E (R_L + R_C)} \tag{3.15}$$ These equations for the CE amplifier are summarized in Table 3.1. #### 3.3.4 Output Resistance, Ro In the equivalent circuit for the transistor, as shown in Figure 3.2, the output circuit contains an ideal current generator in parallel with a resistance of value $1/h_o$ . The ideal current source exhibits an infinite impedance, since we measure output resistance with the input open circuited (i.e., $i_b = 0$ ). The output resistance for the CE transistor is then $$r_{\rm o} = \frac{v_2}{i_2} = \frac{1}{h_{\rm oe}}$$ The parameter $h_{oe}$ is usually small enough to be neglected in calculations, so the output resistance of the transistor becomes infinite in magnitude. The value of $h_{oe}$ can be determined by consulting the transistor specifications. The output resistance, $R_o$ , of a CE amplifier is the value of $R_C$ when $r_o$ is large. Most junction transistors typically have an $r_o$ in excess of 50 k $\Omega$ . #### Example 3.1 Capacitor-Coupled CE Amplifier (Design) Design a CE amplifier (see Figure 3.6) with $A_{\nu}=-10$ , $\beta=200$ and $R_{L}=1$ k $\Omega$ . A *pnp* transistor is used and maximum symmetrical output swing is required. **SOLUTION** Refer to Figure 3.7 during this derivation. In Section 2.9.2 we learn how to select $R_1$ and $R_2$ for maximum symmetrical output swing when the other circuit parameters are known. The only additional information provided here is the value of $A_{\nu}$ , yet there are two additional unknowns, $R_C$ and $R_E$ . Thus, we need another equation. We shall choose the other equation to force $R_C = R_L = 1 \text{ k}\Omega$ (see Problem 3.17 for justification). We first try using the short-form equation for $A_{\nu}$ in order to solve for $R_E$ : $$A_{\nu} = \frac{-(R_L \parallel R_C)}{R_E}$$ When known values are substituted into this equation, we find $R_E = 50 \Omega$ . We need to find $h_{ib}$ in order to see if use of the short-form equation is justified. We first find $R_{ac}$ and $R_{dc}$ and then calculate the Q-point as follows: $$R_{ac} = R_E + R_C \parallel R_L = 550 \Omega$$ $$R_{dc} = R_E + R_C = 1050 \Omega$$ Figure 3.6 CE amplifier. Figure 3.7 Load lines for Example 3.1. With $R_{ac}$ and $R_{dc}$ determined, the design of this circuit now parallels the stepby-step procedure for ac design given in Section 2.9.2. The first step is to calculate the quiescent collector current needed to place the Q-point in the center of the ac load line (i.e., maximum swing). The equation is $$I_{CQ} = \frac{V_{CC}}{R_{ac} + R_{dc}} = -7.5 \text{ mA}$$ We now test the validity of the short-form equation for $A_{\nu}$ . The quantity $h_{ib}$ is found from equation (3.8) as follows: $$h_{ib} = \frac{26 \text{ mV}}{|I_{CQ}|} = \frac{26 \text{ mV}}{7.5 \text{ mA}} = 3.47 \Omega$$ Then $$R_E = 50 \Omega - h_{ib} = 46.5 \Omega$$ Since $h_{ib}$ is much less than $R_E$ , the short-form equation is valid, and we continue with the design. If there were a current gain or input resistance specification for this design, we would use it to solve for the value of $R_B$ . Since there is no such specification, we use the expression $$R_B = 0.1 \ \beta R_E = 0.1(200)(50) = 1 \ k\Omega$$ Because we are, in effect, forcing $R_B$ to be less than $\beta R_E$ by a factor of 10, the short form expression for $A_i$ is probably valid. Therefore, $$A_i = \frac{-R_B R_C}{R_E (R_C + R_L)} = \frac{-1000 \times 1000}{50 \times 2000} = -10$$ We now check this result by recalculating the current gain using the long form. We have $$R_B = 0.1 \ \beta R_E = 0.1(200)(46.5) = 930 \ \Omega$$ Then $$A_i = \frac{-R_B}{R_B/\beta + h_{ib} + R_E} \frac{R_C}{R_C + R_L} = -8.5$$ This shows that using the short-form expression results in an error greater than 10%. We therefore abandon the short form and continue using the long form expressions as follows: $$V_{CEQ} = V_{CC} - (R_C + R_E)I_{CQ}$$ $$= -12 - (1046)(-0.0075) = -4.155 \text{ V}$$ $$V_{BB} = I_{CQ} \left( R_E + \frac{R_B}{\beta} \right) + V_{BE}$$ $$= (-0.0075) \left( 46.5 + \frac{930}{200} \right) + (-0.7) = -1.08 \text{ V}$$ $$R_1 = \frac{R_B}{1 - V_{BB}/V_{CC}} = \frac{930}{1 - 1.08/12} = 1.02 \text{ k}\Omega$$ $$R_2 = \frac{R_B V_{CC}}{V_{BB}} = \frac{(930)(-12)}{-1.08} = 10.3 \text{ k}\Omega$$ $$R_{in} = \frac{R_B(h_{ib} + R_E)}{R_B/\beta + h_{ib} + R_E} = \frac{930(50)}{930/200 + 50} = 851 \Omega$$ $$R_o = R_C = 1 \text{ k}\Omega \qquad \text{(assuming } r_o \text{ is large compared to } R_C\text{)}$$ The maximum peak-to-peak output swing is given by $$2 |I_{CO}| (R_C || R_L) = 2(.0075)(500) = 7.5 \text{ V}$$ The power delivered into the load and the maximum power dissipated by the transistor are found using equations from Sections 2.9 and 2.11. $$P_L = \frac{(I_{CQ})^2 R_L}{8} = 7 \text{ mW}$$ $P_T = V_{CEQ} I_{CQ} = 30.9 \text{ mW}$ The load lines for this circuit are shown in Figure 3.7. If $R_{\rm in}$ or $A_i$ had been specified (instead of $A_{\nu}$ ), then the equation for $R_{\rm in}$ or $A_i$ could be used to determine $R_B$ . Next, the equation $$R_B = 0.1 \, \beta R_E$$ could be used to solve for $R_E$ . Thus, $$R_E = \frac{R_B}{0.1\beta}$$ #### 3.4 Nonlinearities of BJTs In Section 2.4.2, we learned that a transistor operates in a linear manner except in the saturation and cutoff regions. Operating in or near these regions causes distorted reproduction of an input signal. Therefore, the shaded regions shown in Figure 3.8 should be avoided. Designers frequently discard 5% of the characteristic curve in the vicinity of the saturation region and 5% of the curve near the cutoff region. Using these guidelines and assuming the $I_{CQ}$ has been placed in the center of the ac load line, the undistorted peak-to-peak output voltage is given by equation (3.16). $$\nu_{o(p-p)} = 0.9 \times 2 |I_{CQ}| (R_L \parallel R_C)$$ $$= 1.8 |I_{CQ}| (R_L \parallel R_C) \tag{3.16}$$ Suppose now that $I_{CQ}$ is not in the middle of the load line. The circuit will have a reduced output swing for a symmetrical input signal. Figures 3.9(a) and (b) show this reduced swing graphically. The maximum symmetrical output swing can be determined as follows. Let us assume that the input is a sinusoid so that Figure 3.8 Nonlinear portions of characteristic curve. Figure 3.9 Reduced swing on load line. $$i_c(t) = I_{\text{Cmax}} \sin \omega t$$ Then $v_o(\text{max undistorted swing}) = 2I_{C \max}(R_L \parallel R_C)$ For the case where $I_{CQ}$ is below the center of the ac load line as in Figure 3.9(a), $$I_{Cmax} = I_{CQ} - 0.05 \times I_{C}^{'}$$ where, from Figure 3.9(a), $$I_C' = \frac{V_{CC}'}{R_{ac}}$$ Then $$v_o(\text{max undistorted swing}) = 2(I_{CQ} - 0.05I_C')(R_L \parallel R_C)$$ (3.17a) For the case where $I_{CQ}$ is above the center of the ac load line, as in Figure 3.9(b), $$I_{C \text{ max}} = 0.95 I_{C}^{'} - I_{CQ}$$ Then $$v_o(\text{max undistorted swing}) = 2(0.95I_C' - I_{CQ})(R_L \parallel R_C)$$ (3.17b) #### **Drill Problems** D3.1 The CE amplifier of Figure 3.5(a) has $V_{CC} = 15 \text{ V}$ , $R_L = \infty$ , $V_{BE} = 0.7 \text{ V}$ , $R_C = 5 \text{ k}\Omega$ , $R_E = 500 \Omega$ and $\beta = 200$ . Determine $R_1$ , $R_2$ , $A_\nu$ , $A_i$ , and the maximum undistorted symmetrical output voltage when the Q-point is in the middle of the dc load line. Ans.: $$R_1 = 11.1 \text{ k}\Omega$$ ; $R_2 = 104 \text{ k}\Omega$ ; $A_{\nu} = -10$ ; $A_i = -20$ ; $\nu_{o(p-p)} = 12.2 \text{ V}$ D3.2 In Problem D3.1, $R_E$ is bypassed with a capacitor. What are the values of $R_1$ , $R_2$ , $A_\nu$ , $A_i$ , and $R_o$ ? Ans: $$R_1 = 11.1 \text{ k}\Omega$$ ; $R_2 = 101 \text{ k}\Omega$ ; $A_{\nu} = -275$ ; $A_i = -147$ ; $R_{in} = 2.67 \text{ k}\Omega$ ; $R_o = 5 \text{ k}\Omega$ D3.3 The pnp transistor amplifier shown in Figure 3.6 requires a voltage gain $A_{\nu} = \nu_o/\nu_i = -5$ and an input resistance, $R_{\rm in} = 1~{\rm k}\Omega$ . $R_L = 5~{\rm k}\Omega$ , $V_{CC} = -12{\rm V}$ , $V_{BE} = -0.7~{\rm V}$ and $\beta = 200$ . Determine the current gain, maximum output swing, and other resistor values. Ans: $$A_i = -1$$ ; $v_{o \text{ max}} = 6.35 \text{ V}$ ; $R_1 = 1.1 \text{ k}\Omega$ ; $R_2 = 8.5 \text{ k}\Omega$ D3.4 Design a CE amplifier (Figure 3.6) with a voltage gain of $A_{\nu} = -60$ , $R_L = 5 \text{ k}\Omega$ and $R_{\text{in}} = 5 \text{ k}\Omega$ . Design for the maximum voltage output swing.